# National Tsing Hua University Department of Electrical Engineering EE4292 IC Design Laboratory Fall 2018

# Homework Assignment #1 (9%)

### Three-input Raster Operations (ROP3) for Computer Graphics

Assigned on Sep 27, 2018 Due by Oct 11, 2018

# **Assignment Description**

Raster operations (ROP) provide fundamental bit-level functions for computer graphics, which we are using all the time on the PC and mobile phone. Among them, ROP3 functions are designed for three 8-bit inputs: pattern P[7:0], source S[7:0], and background D[7:0]. They consists of 256 different functions which are specified by an 8-bit Mode[7:0]. Table 1. shows examples of fifteen such ROP3 functions.

(More details for ROP3 can be found in http://www.svgopen.org/2003/papers/RasterOperationsUsingFilterElements/)

| Pattern (P)    | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |            |               |                  |
|----------------|---|---|---|---|---|---|---|---|------------|---------------|------------------|
| Source (S)     | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | Mode (Hex) | Function Name | Boolean Equation |
| Background (D) | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 |            |               |                  |
| Result         | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 8'h00      | BLACKNESS     | 0                |
|                | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 8'h11      | NOTSRCERASE   | $\sim$ (D S)     |
|                | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 8'h33      | NOTSRCCOPY    | $\sim$ S         |
|                | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 8'h44      | SRCERASE      | S&∼D             |
|                | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 8'h55      | DSTINVERT     | ~D               |
|                | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | 8'h5A      | PATINVERT     | D^P              |
|                | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 8'h66      | SRCINVERT     | D^S              |
|                | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 8'h88      | SRCAND        | D&S              |
|                | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 8'hBB      | MERGEPAINT    | D ∼S             |
|                | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 8'hC0      | MERGECOPY     | P&S              |
|                | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 8'hCC      | SRCCOPY       | S                |
|                | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 8'hEE      | SRCPAINT      | D S              |
|                | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 8'hF0      | PATCOPY       | P                |
|                | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 8'hFB      | PATPAINT      | $D P \sim S$     |
|                | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8'hFF      | WHITENESS     | 1                |

Table 1: Fifteen ROP3 functions with their modes and Boolean equations. The middle columns show bitlevel examples for P[7:0] = 8'hF0, S[7:0] = 8'hCC, and D[7:0] = 8'hAA.

ROP3 works on each bit position i independently, and the formulation is given as follows:

$$temp1[7:0] = 8'h1 << \{P[i], S[i], D[i]\};$$
  
 $temp2[7:0] = temp1[7:0] \& Mode[7:0];$   
 $Result[i] = |temp2[7:0];$ 

It is encouraged to verify this simple formulation with the different Boolean functions in Table 1. Note that if the 256 functions are implemented in brute-force ways and selected by a large multiplexer, it could consume much more hardware resource.

(We will verify this statement after introducing synthesis tools in Homework #3, please look forward to it.)

In this assignment, you need to design this ROP3 module in Verilog RTL (Figure 1) using different implementation methods. After writing the RTL code, you need to test it with the testbench either provided by TA (Part 1) or written by yourself (Part 2, 3).

Details are as follows:



Figure 1: Module rop3 schematic view

### Part 1 (2%)

For the first part, design a verilog module (\HW1\hd1\rop3\_1ut16.v) that implements those fifteen functions listed in Table 1. Note that this module should be implemented using multiplexer (i.e. look-up table). For those modes which do not appear in Table 1, set the computation result to zero.

After finishing the RTL, test it with the testbench provided by TA.

- 1. Complete \HW1\hdl\rop3\_lut16.v
- 2. Change directory to \HW1\sim\part1
- 3. Run \$ncverilog -f test\_rop3\_lut16.f
- 4. Make sure you see the pass message



Figure 2: Part 1 Architecture

### Part 2 (3%)

In this part, you need to implement the ROP3 function using the magical formulation mentioned above. After finishing the RTL (\HW1\hd1\rop3\_smart.v), you need to test it by comparing its behavior with the RTL you wrote in Part 1(rop3\_lut16.v).

- Complete \HW1\hdl\rop3\_smart.v
- 2. Change directory to \HW1\sim\part2, write a testbench test rop3 smart.v to test your RTL.
  - \* This testbench should send identical inputs to both modules (rop3\_lut16 & rop3\_smart), and compare their computation results.
  - \* This testbench should generate all the modes listed in Table 1 and all possible combinations of P, S and D. Try to use for-loop to generate these input stimulus.
- 3. Write a README.txt to describe how you organize your testbench to test the RTL.
- 4. Do not dump the waveform file in the testbench. (you can do it, but remember to delete it when submitting)



Figure 3: Part 2 Architecture

# Part 3 (4%)

There are actually 256 possible functions for ROP3, but we only list 15 of them in Table 1.

Find out all the 256 boolean functions for ROP3, and use a large multiplexer to implement it.

After finishing the RTL, try to compare the results with rop3 smart.v you implemented in Part 2.

(Note: The overall simulation may take more than ten minutes. You may use \$display to inform some internal status, e.g. display a message whenever a new function mode is tested.)

(Hint: Try to observe Table 1 carefully, the bit example of {P,S,D} we show in Table 1 is meaningful)

- 1. Complete \HW1\hdl\rop3\_lut256.v
- 2. Change directory to \HW1\sim\part3, write a testbench test rop3.v to test your RTL.
  - \* This testbench should send identical inputs to both modules (rop3\_smart & rop3\_lut256), and compare their computation results.
  - \* This testbench should generate all of the 256 modes and all possible combinations of P, S and D. Try to use for-loop to generate these input stimulus.
- 3. Write a README.txt to describe how you organize your testbench to test the RTL.
- 4. Do not dump the waveform file in the testbench. (you can do it, but remember to delete it when submitting)



Figure 4: Part 3 Architecture

### **Deliverable**

- 1. Synthesizable Verilog rop3\_lut16.v, rop3\_lut256.v and rop3\_smart.v.
- 2. Testbench test\_rop3\_smart.v(Part 2) and test\_rop3.v(Part 3).
- 3. One text file **README.txt** to describe how you organize the testbench in Part2, Part 3. And how you find out all of the 256 functions.

### Note

- 1. The word length N should be parameterizable in both RTL and testbench files. You should test them with at least two settings, e.g. 4 and 8, before delivering your homework. We will run simulation with different settings to test your codes.
- 2. All RTLs should be **synthesizable**. i.e. rop3\_lut16, rop3\_lut256 and rop3\_smart should pass nLint examination before submitting.